[−][src]Function core::arch::mips::__msa_srari_d
pub unsafe fn __msa_srari_d(a: v2i64, imm6: i32) -> v2i64
This is supported on MIPS and target feature
msa
only.Immediate Shift Right Arithmetic Rounded
The elements in vector a
(two signed 64-bit integer numbers)
are shifted right arithmetic by imm6
bits.The most significant
discarded bit is added to the shifted value (for rounding) and
the result is written to vector (two signed 64-bit integer numbers).